## **Problem 1**

In this problem, you will port code to a simple **3-issue VLIW machine**, and schedule it to improve performance.

Details about the 3-issue VLIW machine with 3 fully pipelined functional units:

- Integer ALU with 1 cycle latency to next Integer/FP
- Integer ALU with 2 cycle latency to next Branch
- Memory Unit with 3 cycle latency
- Floating Point Unit with 3 cycle latency (it can complete one add or one multiply per clock cycle)
- Branch completed with 1 cycle delay slot (branch solved in ID stage)
- In the Register File, it is possible to read and write at the same address at the same clock cycle

## 

## **Problem 1.A**

Considering **one iteration** of the loop (except for the last one), **schedule** the assembly code for the 3-issue VLIW machine in the following table. Schedule the assembly code by using the **list-based scheduling**, but do not use any software pipelining or loop unrolling. You do not need to write in NOPs (can leave blank).

|           | Integer ALU | Memory Unit | FPU |
|-----------|-------------|-------------|-----|
| CO        |             |             |     |
| C1        |             |             |     |
| C2        |             |             |     |
| <b>C3</b> |             |             |     |
| C4        |             |             |     |
| <b>C5</b> |             |             |     |
| C6        |             |             |     |
| <b>C7</b> |             |             |     |
| <b>C8</b> |             |             |     |
| <b>C9</b> |             |             |     |
| C10       |             |             |     |
| C11       |             |             |     |
| C12       |             |             |     |

How long is the critical path?

What performance did you achieve in FP ops per cycle?

What performance did you achieve in cycles per loop iteration?

What code efficiency did you achieve?

What loop overhead did you achieve?

•

## Problem 1.B

Based on the solution obtained in Problem 1.A, **reschedule to further optimize** the assembly code for the 3-issue VLIW machine in the following table.

|           | Integer ALU | Memory Unit | FPU |
|-----------|-------------|-------------|-----|
| CO        |             |             |     |
| C1        |             |             |     |
| <b>C2</b> |             |             |     |
| <b>C3</b> |             |             |     |
| <b>C4</b> |             |             |     |
| <b>C5</b> |             |             |     |
| <b>C6</b> |             |             |     |
| <b>C7</b> |             |             |     |
| <b>C8</b> |             |             |     |
| <b>C9</b> |             |             |     |
| C10       |             |             |     |
| C11       |             |             |     |

| How long is the Critical Path?                                 |
|----------------------------------------------------------------|
| What performance did you achieve in FP ops per cycle?          |
| What performance did you achieve in cycles per loop iteration? |
| What code efficiency did you achieve?                          |
| What loop overhead did you achieve?                            |

**Unroll two iterations of the loop** (so two iterations of the original loop are done for each branch in the new assembly code)

**Unrolled Assembly Code (no scheduled)** 

loop:ld f1, 0(r1)

Considering **one iteration of the unrolled loop, schedule** the assembly code for the 3-issue VLIW machine in the following table **by using list-based scheduling:** 

|            | Integer ALU | Memory Unit | FPU |
|------------|-------------|-------------|-----|
| CO         |             | _           |     |
| C1         |             |             |     |
| C2         |             |             |     |
| <b>C3</b>  |             |             |     |
| <b>C4</b>  |             |             |     |
| <b>C5</b>  |             |             |     |
| <b>C6</b>  |             |             |     |
| <b>C7</b>  |             |             |     |
| <b>C8</b>  |             |             |     |
| <b>C9</b>  |             |             |     |
| C10        |             |             |     |
| C11        |             |             |     |
| <b>C12</b> |             |             |     |
| <b>C13</b> |             |             |     |

How long is the Critical Path?

What performance did you achieve in FP ops per cycle?

What performance did you achieve in cycles per loop iteration?

What code efficiency did you achieve?

What loop overhead did you achieve?

\_

Based on the solution obtained in Problem 1.A, **reschedule to further optimize** the assembly code for the 3-issue VLIW machine in the following table.

|           | Integer ALU | Memory Unit | FPU |
|-----------|-------------|-------------|-----|
| CO        | -           | -           |     |
| C1        |             |             |     |
| C2        |             |             |     |
| <b>C3</b> |             |             |     |
| C4        |             |             |     |
| <b>C5</b> |             |             |     |
| C6        |             |             |     |
| <b>C7</b> |             |             |     |
| <b>C8</b> |             |             |     |
| <b>C9</b> |             |             |     |
| C10       |             |             |     |
| C11       |             |             |     |
| C12       |             |             |     |

How long is the Critical Path?
What performance did you achieve in FP ops per cycle?
What performance did you achieve in cycles per loop iteration?
What code efficiency did you achieve?
What loop overhead did you achieve?